**Preferred Device** 

# **Complementary Silicon Power Transistors**

The 2N3773 and 2N6609 are PowerBase<sup>™</sup> power transistors designed for high power audio, disk head positioners and other linear applications. These devices can also be used in power switching circuits such as relay or solenoid drivers, DC-DC converters or inverters.

#### **Features**

- Pb-Free Packages are Available\*\*
- High Safe Operating Area (100% Tested) 150 W @ 100 V
- Completely Characterized for Linear Operation
- High DC Current Gain and Low Saturation Voltage

 $h_{FE} = 15$  (Min) @ 8.0 A, 4.0 V

 $V_{CE(sat)} = 1.4 \text{ V (Max)} @ I_C = 8.0 \text{ A}, I_B = 0.8 \text{ A}$ 

• For Low Distortion Complementary Designs

#### MAXIMUM RATINGS (Note 1)

| Rating                                                               | Symbol                            | Value        | Unit      |
|----------------------------------------------------------------------|-----------------------------------|--------------|-----------|
| Collector – Emitter Voltage                                          | $V_{CEO}$                         | 140          | Vdc       |
| Collector – Emitter Voltage                                          | $V_{CEX}$                         | 160          | Vdc       |
| Collector - Base Voltage                                             | $V_{CBO}$                         | 160          | Vdc       |
| Emitter – Base Voltage                                               | $V_{EBO}$                         | 7            | Vdc       |
| Collector Current  - Continuous  - Peak (Note 2)                     | Ic                                | 16<br>30     | Adc       |
| Base Current - Continuous - Peak (Note 2)                            | Ι <sub>Β</sub>                    | 4<br>15      | Adc       |
| Total Power Dissipation @ T <sub>A</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub>                    | 150<br>0.855 | W<br>W/°C |
| Operating and Storage Junction<br>Temperature Range                  | T <sub>J</sub> , T <sub>stg</sub> | -65 to +200  | °C        |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

- 1. Indicates JEDEC Registered Data.
- 2. Pulse Test: Pulse Width = 5 ms, Duty Cycle ≤ 10%.

#### THERMAL CHARACTERISTICS

| Characteristic                          | Symbol         | Max  | Unit |
|-----------------------------------------|----------------|------|------|
| Thermal Resistance,<br>Junction-to-Case | $R_{	heta JC}$ | 1.17 | °C/W |

<sup>\*\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



ON Semiconductor®

http://onsemi.com

# **16 A COMPLEMENTARY POWER TRANSISTORS** 140 V, 150 W

# **MARKING DIAGRAM**



**CASE 1-07** 



xxxx = 3773 or 6609 Α = Assembly Location

ΥY = Year WW = Work Week

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

\*Preferred devices are recommended choices for future use and best overall value.

### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                                                             | Symbol                | Min     | Max      | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|----------|------|
| DFF CHARACTERISTICS (Note 3)                                                                                                                                                               | •                     | •       |          |      |
| Collector–Emitter Breakdown Voltage (Note 4) (I <sub>C</sub> = 0.2 Adc, I <sub>B</sub> = 0)                                                                                                | V <sub>CEO(sus)</sub> | 140     | -        | Vdc  |
| Collector–Emitter Sustaining Voltage (Note 4)<br>(I <sub>C</sub> = 0.1 Adc, V <sub>BE(off)</sub> = 1.5 Vdc, R <sub>BE</sub> = 100 Ohms)                                                    | V <sub>CEX(sus)</sub> | 160     | -        | Vdc  |
| Collector–Emitter Sustaining Voltage (I <sub>C</sub> = 0.2 Adc, R <sub>BE</sub> = 100 Ohms)                                                                                                | V <sub>CER(sus)</sub> | 150     | -        | Vdc  |
| Collector Cutoff Current (Note 4)<br>(V <sub>CE</sub> = 120 Vdc, I <sub>B</sub> = 0)                                                                                                       | I <sub>CEO</sub>      | -       | 10       | mAdd |
| Collector Cutoff Current (Note 4) $ (V_{CE} = 140 \text{ Vdc}, V_{BE(off)} = 1.5 \text{ Vdc}) $ $ (V_{CE} = 140 \text{ Vdc}, V_{BE(off)} = 1.5 \text{ Vdc}, T_{C} = 150^{\circ}\text{C}) $ | I <sub>CEX</sub>      | -<br>-  | 2<br>10  | mAdo |
| Collector Cutoff Current (V <sub>CB</sub> = 140 Vdc, I <sub>E</sub> = 0)                                                                                                                   | I <sub>CBO</sub>      | -       | 2        | mAdd |
| Emitter Cutoff Current (Note 4)<br>(V <sub>BE</sub> = 7 Vdc, I <sub>C</sub> = 0)                                                                                                           | I <sub>EBO</sub>      | -       | 5        | mAdd |
| ON CHARACTERISTICS (Note 3)                                                                                                                                                                |                       |         |          |      |
| DC Current Gain ( $I_C = 8$ Adc, $V_{CE} = 4$ Vdc) (Note 4) ( $I_C = 16$ Adc, $V_{CE} = 4$ Vdc)                                                                                            | h <sub>FE</sub>       | 15<br>5 | 60<br>-  | -    |
| Collector–Emitter Saturation Voltage ( $I_C = 8$ Adc, $I_B = 800$ mAdc) (Note 4) ( $I_C = 16$ Adc, $I_B = 3.2$ Adc)                                                                        | V <sub>CE(sat)</sub>  | -<br>-  | 1.4<br>4 | Vdc  |
| Base–Emitter On Voltage (Note 4)<br>(I <sub>C</sub> = 8 Adc, V <sub>CE</sub> = 4 Vdc)                                                                                                      | V <sub>BE(on)</sub>   | _       | 2.2      | Vdc  |
| DYNAMIC CHARACTERISTICS                                                                                                                                                                    |                       |         |          |      |
| Magnitude of Common–Emitter Small–Signal, Short–Circuit, Forward Current Transfer Ratio (I <sub>C</sub> = 1 A, f = 50 kHz)                                                                 | h <sub>fe</sub>       | 4       | -        | -    |
| Small–Signal Current Gain (Note 4)<br>(I <sub>C</sub> = 1 Adc, V <sub>CE</sub> = 4 Vdc, f = 1 kHz)                                                                                         | h <sub>fe</sub>       | 40      | -        | _    |
| ECOND BREAKDOWN CHARACTERISTICS                                                                                                                                                            |                       | _       |          | _    |
| Second Breakdown Collector Current with Base Forward Biased t = 1 s (non-repetitive), V <sub>CE</sub> = 100 V, See Figure 12                                                               | I <sub>S/b</sub>      | 1.5     | _        | Adc  |

<sup>3.</sup> Pulse Test: Pulse Width = 300  $\mu$ s, Duty Cycle  $\leq$  2%.

#### **ORDERING INFORMATION**

| Device  | Package             | Shipping <sup>†</sup> |
|---------|---------------------|-----------------------|
| 2N3773  | TO-204              | 100 Unit / Tray       |
| 2N3773G | TO-204<br>(Pb-Free) | 100 Unit / Tray       |
| 2N6609  | TO-204              | 100 Unit / Tray       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>4.</sup> Indicates JEDEC Registered Data.



Figure 1. DC Current Gain



Figure 2. DC Current Gain



Figure 3. Collector Saturation Region



Figure 4. Collector Saturation Region



Figure 5. "On" Voltage



Figure 6. "On" Voltage



Figure 7. Forward Bias Safe Operating Area

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C-V_{CE}$  limits of the transistor that must be observed for reliable operation: i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 7 is based on  $T_{J(pk)} = 200^{\circ}C$ ;  $T_{C}$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} < 200^{\circ}C$ . At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 8. Power Derating

### **PACKAGE DIMENSIONS**

TO-204 (TO-3) CASE 1-07 ISSUE Z



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. ALL RULES AND NOTES ASSOCIATED WITH REFERENCED TO-204AA OUTLINE SHALL APPLY.

|     | INCHES    |       | MILLIN    | IETERS |
|-----|-----------|-------|-----------|--------|
| DIM | MIN       | MAX   | MIN       | MAX    |
| Α   | 1.550 REF |       | 39.37     | REF    |
| В   |           | 1.050 |           | 26.67  |
| С   | 0.250     | 0.335 | 6.35      | 8.51   |
| D   | 0.038     | 0.043 | 0.97      | 1.09   |
| E   | 0.055     | 0.070 | 1.40      | 1.77   |
| G   | 0.430 BSC |       | 10.92 BSC |        |
| Н   | 0.215 BSC |       | 5.46 BSC  |        |
| K   | 0.440     | 0.480 | 11.18     | 12.19  |
| L   | 0.665 BSC |       | 16.89 BSC |        |
| N   |           | 0.830 |           | 21.08  |
| Q   | 0.151     | 0.165 | 3.84      | 4.19   |
| U   | 1.187 BSC |       | 30.15 BSC |        |
| V   | 0 131     | 0 188 | 3 33      | 4 77   |

STYLE 1: PIN 1. BASE 2. EMITTER CASE: COLLECTOR

PowerBase is a registered trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.