### V53C256A FAMILY HIGH PERFORMANCE, LOW POWER 256K X 1 BIT FAST PAGE MODE CMOS DYNAMIC RAM | HIGH PERFORMANCE V53C256A | 60/60L | 70/70L | 80/80L | 10/10L | |------------------------------------------------------|--------|--------|--------|--------| | Max. RAS Access Time, (t <sub>RAC</sub> ) | 60 ns | 70 ns | 80 ns | 100 ns | | Max. Column Address Access Time, (t <sub>CAA</sub> ) | 30 ns | 35 ns | 40 ns | 45 ns | | Max. CAS Access Time, (t <sub>CAC</sub> ) | 15 ns | 15 ns | 20 ns | 25 ns | | Min. Fast Page Mode Cycle Time, (t <sub>PC</sub> ) | 45 ns | 50 ns | 55 ns | 60 ns | | Min. Read-Write Cycle Time, (t <sub>RC</sub> ) | 115 ns | 130 ns | 145 ns | 175 ns | | N | | | | • | | LOW POWER V53C256AL | 60L | 70L | 80L | 10L | | Max. CMOS Standby Current, (I <sub>DD6</sub> ) | 1.2 mA | 1.2 mA | 1.2 mA | 1.2 mA | ### Features - Low power dissipation for V53C256A-10 - · Operating Current-60 mA max. - · TTL Standby Current-3.5 mA max. - Low CMOS Standby Current - V53C256A—3.0 mA max. - V53C256AL—1.2 mA max. - Read-Modify-Write, RAS-Only Refresh, CASbefore-RAS Refresh capability - Common I/O capability - Fast Page Mode operation for a sustained data rate greater than 21 MHz. - 256 Refresh cycles/4 ms - Standard packages are 16 pin Plastic DIP and 18 pin PLCC #### Description The Vitelic V53C256A is a high speed 262,144 x 1 bit CMOS dynamic random access memory. Fabricated with Vitelic's VICMOS III technology, the V53C256A offers a combination of size and features unattainable with NMOS technology: Fast Page Mode for high data bandwidth, fast usable speed, CMOS standby current and, for the V53C256AL, reduced CMOS standby mode supply current (Ipps). All inputs and outputs are TTL compatible. Input and output capacitances are significantly lowered to allow increased system performance. Fast Page Mode operation allows random or sequential access of up to 512 bits within a row with cycle times as short as 50 ns. Because of static circuitry, the CAS clock is not in the critical timing path. The flow-through column address latches allow address pipelining while relaxing many critical timing requirements for fast usable speed. These features make the V53C256 ideally suited for cache based mainframe and mini computers, graphics, digital signal processing and high performance microprocessor systems. The V53C256AL -10 offers a maximum data retention power of 10 mW when operating in CMOS standby mode and performing RAS-only or CASbefore-RAS refresh cycles. This mode is entered by holding RAS at a voltage greater than V<sub>DO</sub>-0.2 when it is inactive. #### Device Usage Chart | Operating | Package | e Outline | | Access | lime (ns) | | Power | | | | | |----------------------|---------|-----------|--------------------|--------|-----------|-----|-------|------|---------------------|--|--| | Temperature<br>Range | Р | J | l 60 70 80 100 Low | | | | Low | Std. | Temperature<br>Mark | | | | 0°C to 70°C | • | • | • | • | • | 13. | • | • | Blank | | | V53C256A Rev.00 June 1990 | Package | Pkg. | Pin Count | |-------------|------|-----------| | Plastic DIP | Р | 16 | | PLCC | J | 18 | ### 16 Lead Plastic DIP PIN CONFIGURATION Top View ### 18 Lead PLCC Package PIN CONFIGURATION Top View #### LOGIC SYMBOL ### Absolute Maximum Ratings\* | Ambient Temperature | | |--------------------------------------------------------|-----------------| | Under Bias | 10°C to +80°C | | Storage Temperature (plastic) | 55°C to +125°C | | Voltage on any Pin Except V <sub>DD</sub> | | | Relative to V <sub>es</sub> | 1.0 V to +7.0 V | | Voltage on V <sub>DD</sub> relative to V <sub>SS</sub> | 1.0 V to +7.0 V | | Data Out Current | 50 mA | | Power Dissipation | 1.0 W | <sup>\*</sup>Note: Operation above Absolute Maximum Ratings can adversely affect device reliability. ### Capacitance\* $T_A = 25^{\circ}C$ , $V_{DD} = 5~V \pm 10\%$ , $V_{SS} = 0~V$ | Symbol | Parameter | Тур. | Max. | Unit | |------------------|--------------------------|------|------|------| | C <sub>IN1</sub> | Address, D <sub>IN</sub> | 3 | 4 | рF | | C <sub>IN2</sub> | RAS, CAS, WE | 4 | 5 | pF | | C <sub>OUT</sub> | D <sub>OUT</sub> | 4 | 6 | pF | <sup>\*</sup>Note: Capacitance is sampled and not 100% tested ### Block Diagram **DC and Operating Characteristics** $T_{A} = 0^{\circ}\text{C to } 70^{\circ}\text{C}, \ V_{DD} = 5 \text{ V} \pm 10^{\circ}\text{M}, \ V_{SS} \pm 0 \text{ V}, \ \text{unless otherwise specified}.$ | | _ | | V53C | 256A | V53C | 256AL | 11-24 | Test Conditions | Notes | |------------------|------------------------------------------------------------|----------------|--------------|--------------------|-------------|-----------------------|-------|-----------------------------------------------------------------------------------------------------------|-------| | Symbol | Parameter | Access<br>Time | Min. | Max. | Min. | Max. | Unit | Test Conditions | Notes | | l <sub>LI</sub> | Input Leakage Current<br>(any input pin) | | -10 | 10 | -10 | 10 | μА | $V_{SS} \le V_{IN} \le V_{DD}$ | | | ILO | Output Leakage Current<br>(for High-Z State) | | -10 | 10 | -10 | 10 | μА | V <sub>SS</sub> ≤D <sub>OUT</sub> ≤V <sub>DD</sub><br>RAS,CAS at V <sub>IH</sub> | | | | | 60 | | 80 | | 80 | | | | | 1 | V <sub>DD</sub> Supply Current, | 70 | | 70 | | 70 | 7 | | | | I <sub>DD1</sub> | Operating | 80 | | 65 | | 65 | mA | t <sub>RC</sub> = t <sub>RC</sub> (min.) | 1,2 | | | | 100 | | 60 | | 60 | | 110 110 | | | I <sub>DD2</sub> | V <sub>DD</sub> Supply Current,<br>TTL Standby | | | 3.5 | | 2.0 | mA | RAS,CAS at V <sub>IH</sub> other inputs ≥ V <sub>SS</sub> | | | | | 60 | | 80 | | 80 | | | | | | V Cupply Current | 70 | <del> </del> | 70 | 1 | 70 | 7 | | | | <sub>l</sub> DD3 | V <sub>DD</sub> Supply Current,<br>RAS-Only Refresh | 80 | | 60 | † · · · · · | 60 | mA | t <sub>RC</sub> = t <sub>RC</sub> (min.) | 2 | | | TAG-ONLY HEITESH | 100 | | 50 | | 50 | | HC HC | | | | V <sub>DD</sub> Supply Current, | 60 | | 50 | | 50 | | | | | DD4 | Fast Page Mode | 70 | | 45 | | 45 | | | | | | Operation | 80 | | 40 | | 40 | mA | Minimum Cycle | 1,2 | | | ) operation | 100 | | 35 | | 35 | | | | | l <sub>DD5</sub> | V <sub>DD</sub> Supply Current,<br>Standby, Output Enabled | | | 4 | | 2.5 | mA | RAS=V <sub>IH</sub> , CAS=V <sub>IL</sub><br>other inputs ≥ V <sub>SS</sub> | 1 | | I <sub>DD6</sub> | V <sub>DD</sub> Supply Current,<br>CMOS Standby | | | 3 | | 1.2 | mA | $\overline{RAS} \ge V_{DD}^{} -0.2 \text{ V},$ $\overline{CAS} = V_{IH}^{},$ other inputs $\ge V_{SS}^{}$ | | | V <sub>IL</sub> | Input Low Voltage (all inputs) | | -1 | 0.8 | -1 | 0.8 | V | | 3 | | V <sub>IH</sub> | Input High Voltage (all inputs) | | 2.4 | V <sub>DD</sub> +1 | 2.4 | V <sub>DD</sub><br>+1 | v | | 3 | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | | 0.4 | V | I <sub>OL</sub> = 4.2 mA | | | v <sub>oн</sub> | Output High Voltage | | 2.4 | | 2.4 | | V | I <sub>OH</sub> = -5 mA | | # AC Characteristics $\rm T_A=0^{\circ}C$ to 70°C, $\rm V_{DD}=5~V~\pm10\%,\,V_{SS}=0~V,$ unless otherwise noted | # | JEDEC | Symbol | Parameter | 60. | 60L | 70/ | 70L | 80 | /80L | 10/10L | | Unit | Notes | |----|------------------------|---------------------|---------------------------------------------|------|------|------|------|------|------|--------|----------|------|-------| | | Symbol | Symbol | Faiameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Notes | | 1 | t <sub>RL1RH1</sub> | t <sub>RAS</sub> | RAS Pulse Width | 60 | 75K | 70 | 75K | 80 | 75K | 100 | 75K | ns | | | 2 | t <sub>RL2RL2</sub> | t <sub>RC</sub> | Read or Write Cycle Time | 115 | | 130 | | 145 | | 175 | | ns | | | 3 | t <sub>RH2RL2</sub> | t <sub>RP</sub> | RAS Precharge Time | 45 | | 50 | | 55 | | 65 | | ns | | | 4 | t <sub>AVRL2</sub> | t <sub>ASR</sub> | Row Address Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | | 5 | t <sub>RL1AX</sub> | t <sub>RAH</sub> | Row Address Hold Time | 10 | | 15 | | 15 | | 15 | | ns | | | 6 | t <sub>AVRH1</sub> | t <sub>CAR</sub> | Column Address to RAS<br>Setup Time | 30 | | 35 | | 40 | | 45 | | ns | | | 7 | t <sub>RL1AV</sub> | t <sub>RAD</sub> | RAS to Column Address<br>Delay Time | 15 | 30 | 20 | 35 | 20 | 40 | 20 | 55 | ns | 4 | | 8 | t <sub>AVCL2</sub> | † <sub>ASC</sub> | Column Address Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | | 9 | t <sub>CL1AX</sub> | <sup>t</sup> cah | Column Address Hold Time | 10 | | 15 | | 15 | | 20 | | ns | | | 10 | t <sub>RL1CL1</sub> | t <sub>RCD</sub> | RAS to CAS Delay | 20 | 45 | 25 | 55 | 25 | 60 | 25 | 75 | ns | 5 | | 11 | t <sub>RL1QV</sub> | t <sub>RAC</sub> | Access Time from RAS | | 60 | | 70 | | 80 | | 100 | ns | 6,7,8 | | 12 | t <sub>AVQV</sub> | <sup>t</sup> CAA | Access Time from Column<br>Address | | 30 | | 35 | | 40 | | 45<br>15 | ns | 8,9, | | 13 | t <sub>CL1QV</sub> | t <sub>CAC</sub> | Access Time from CAS | | 15 | | 15 | | 20 | | 25 | ns | 8,15 | | 14 | t <sub>CL1CH1(R)</sub> | <sup>t</sup> CAS(R) | CAS Pulse Width in<br>Read Cycle | 15 | 75K | 15 | 75K | 20 | 75K | 25 | 75K | ns | | | 15 | t <sub>CL1RH1(R)</sub> | <sup>t</sup> RSH(R) | RAS Hold Time (Read Cycle) | 15 | | 15 | | 20 | | 25 | | ns | | | 16 | t <sub>wH2CL2</sub> | <sup>t</sup> RCS | Read Command Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | | 17 | t <sub>CH2WX</sub> | t <sub>RCH</sub> | Read Command Hold Time<br>Referenced to CAS | 0 | | 5 | | 5 | | 5 | | ns | 10 | | 18 | <sup>1</sup> RH2WX | t <sub>RRH</sub> | Read Command Hold Time<br>Referenced to RAS | 5 | | 5 | | 5 | | 5 | | ns | 10 | | 19 | t <sub>CH2RL2</sub> | t <sub>CRP</sub> | CAS to RAS Precharge Time | 10 | | 15 | | 15 | | 15 | | ns | | | 20 | t <sub>CH2QX</sub> | <sup>t</sup> OFF | Output Buffer<br>Turn Off Delay | 0 | 15 | 0 | 15 | 0 | 20 | 0 | 25 | ns | 11 | # AC Characteristics (Cont'd.) | | | _ | | 60/ | 60L | 70/ | 70L | 80/ | BOL_ | 10/ | 10L | Unit | Notes | |----|------------------------------|------------------------------|-----------------------------------------------|------|------|------|------|------|------|------|------|------|----------| | # | JEDEC<br>Symbol | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Notes | | 21 | t <sub>CH2QV</sub> | t <sub>OH</sub> | Data Hold Time from CAS | 0 | | 0 | | 0 | | 0 | | ns | 11 | | 22 | t <sub>WL1WH1</sub> | t <sub>WP</sub> | Write Pulse Width | 10 | | 15 | | 15 | | 20 | | ns | | | 23 | t <sub>CH2CL2</sub> | <sup>t</sup> CP | CAS Precharge Time | 10 | | 15 | | 15 | | 20 | | ns | | | 24 | t <sub>RL1AX</sub> | t <sub>AR</sub> | Column Address Hold Time from RAS | 50 | | 55 | | 60 | | 70 | | ns | | | 25 | t <sub>CL1CH1(W)</sub> | t <sub>CAS(W)</sub> | CAS Pulse Width in<br>Write Cycle | 20 | | 20 | | 25 | | 30 | | ns | <u> </u> | | 26 | t <sub>CL1RH1(W)</sub> | <sup>t</sup> RSH( <b>W</b> ) | RAS or CAS Hold Time<br>in Write Cycle | 20 | | 25 | | 25 | | 30 | | ns | | | 27 | t <sub>RL1WH1</sub> | twcr | Write Command Hold Time from RAS | 50 | | 55 | | 60 | | 70 | | ns | | | 28 | t <sub>WL1CL2</sub> | twcs | Write Command Setup Time | 0 | | 0 | | 0 | | 0 | | ns | 12,13 | | 29 | t <sub>CL1WH1</sub> | t <sub>wc</sub> H | Write Command Hold Time | 10 | | 15 | | 15 | | 20 | | ns | | | 30 | t <sub>DVWL2</sub> | t <sub>DS</sub> | Data In Setup Time | 0 | | 0 | | 0 | | 0 | | ns | 14 | | 31 | t <sub>WH1DX</sub> | t <sub>DH</sub> | Data in Hold Time | 15 | | 15 | | 15 | | 20 | | ns | 14 | | 32 | t <sub>RL1DX</sub> | t <sub>DHR</sub> | Data In Hold Time<br>Referenced to RAS | 50 | | 55 | | 60 | | 70 | | ns | | | 33 | t <sub>RL2RL2</sub><br>(RMW) | t <sub>RWC</sub> | Read-Modify-Write Cycle Time | 140 | 1 | 155 | | 175 | | 210 | | ns | | | 34 | t <sub>RL1RH1</sub><br>(RMW) | t <sub>RRW</sub> | Read-Modify-Write Cycle<br>RAS Pulse Width | 85 | | 95 | | 110 | | 135 | | ns | | | 35 | t <sub>RL1WL2</sub> | t <sub>RWD</sub> | RAS to WE Delay In<br>Read-Modify-Write Cycle | 60 | | 70 | | 80 | | 100 | ) | ns | 12 | | 36 | t <sub>CL1WL2</sub> | tcwp | CAS to WE Delay | 15 | | 15 | | 20 | į | 25 | | ns | 12 | | 37 | t <sub>AVWL2</sub> | tawd | Column Address to WE Delay | 30 | | 35 | | 40 | | 45 | | ns | 12 | | 38 | t <sub>CH2QV</sub> | t <sub>CAP</sub> | Access Time from<br>Column Precharge | | 40 | | 45 | | 50 | | 55 | ns | 15 | | 39 | t <sub>CL2CL2(R)</sub> | t <sub>PC</sub> | Fast Page Mode Read or<br>Write Cycle Time | 45 | j | 50 | | 55 | | 60 | | ns | | # AC Characteristics (Cont'd.) | # | JEDEC | Symbol | Parameter 60/60L 70/70L 80/80L | | 80L | 10/10L | | Unit | Notes | | | | | |----|------------------------------|------------------|-------------------------------------------------|------|------|--------|------|-----------|-------|------|------|----|-------| | | Symbol | Oymbor | Faramoter | Min. | Max. | Min. | Max. | Min. Max. | | Min. | Max. | | Notes | | 40 | t <sub>CL2CL2</sub><br>(RMW) | t <sub>PCM</sub> | Fast Page Mode Read-<br>Modify-Write Cycle Time | 70 | | 75 | | 85 | | 95 | | ns | | | 41 | t <sub>WL1RH1</sub> | t <sub>RWL</sub> | Write Command to RAS<br>Lead Time | 20 | | 20 | | 25 | | 30 | | ns | | | 42 | twL1CH1 | <sup>t</sup> cwL | Write Command to CAS<br>Lead Time | 20 | | 20 | | 25 | | 30 | | ns | | | 43 | t <sub>RH2CL2</sub> | t <sub>RPC</sub> | RAS to CAS Precharge Time | 0 | | 0 | | 0 | | 0 | | ns | | | 44 | t <sub>CL1RL2</sub> | t <sub>CSR</sub> | CAS Setup Time<br>CAS-before-RAS Refresh | 10 | | 10 | | 10 | | 10 | | ns | | | 45 | t <sub>RL1CH1</sub> | t <sub>CHR</sub> | CAS Hold Time CAS-before-RAS Cycle | 15 | | 20 | | 25 | | 30 | | ns | | | 46 | t <sub>RL1CH1</sub> | t <sub>CSH</sub> | CAS Hold Time | 60 | | 70 | | 80 | | 100 | | ns | | | 47 | t <sub>T</sub> | t <sub>T</sub> | Transition Time<br>(Rise and Fall) | 3 | 25 | 3 | 25 | 3 | 25 | 3 | 25 | ns | 16 | | | | t <sub>RI</sub> | Refresh Interval<br>(256 Cycles) | 4 | | | 4 | | 4 | | 4 | ms | 17 | #### Notes: - I<sub>DD</sub> is dependent on output loading when the device output is selected. Specified I<sub>DD</sub> (max.) is measured with the output open. - I<sub>DD</sub> is dependent upon the number of address transitions. Specified I<sub>DD</sub> (max.) is measured with a maximum of two transitions per address cycle in Fast Page Mode. - Specified V<sub>IL</sub> (min.) is steady state operation. During transitions, V<sub>IL</sub> (min.) may undershoot to −1.0 V for periods not to exceed 20 ns. All AC parameters are measured with V<sub>IL</sub> (min.) ≥ V<sub>SS</sub> and V<sub>IH</sub> (max.) ≤ V<sub>DD</sub>. - 4. Operation within the t<sub>RAD</sub> (max.) limit ensures that t<sub>RAC</sub> (max.) can be met. t<sub>RAD</sub> (max.) is specified as a reference point only. If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max.) limit, the access time is controlled by t<sub>CAA</sub> and t<sub>CAC</sub>. - t<sub>RCD</sub> (max.) is specified for reference only. Operation within t<sub>RCD</sub> (max.) and t<sub>RAD</sub> (max.) limits ensure that t<sub>RAC</sub> (max.) and t<sub>CAA</sub> (max.) can be met. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max.), the access time is controlled by t<sub>CAA</sub> and t<sub>CAC</sub>. - 6. Assumes that $t_{RAD} \le t_{RAD}$ (max.). If $t_{RAD}$ is greater than $t_{RAD}$ (max.), $t_{RAC}$ will increase by the amount that $t_{RAD}$ exceeds $t_{RAD}$ (max.). - 7. Assumes that $t_{RCD} \le t_{RCD}$ (max.). If $t_{RCD}$ is greater than $t_{RCD}$ (max.), $t_{RAC}$ will increase by the amount that $t_{RCD}$ exceeds $t_{RCD}$ (max.). - 8. Measured with a load equivalent to two TTL inputs and 100 pF in parallel. - 9. Assumes that t<sub>BAD</sub> ≥ t<sub>BAD</sub> (max.). - 10. Either $t_{\rm RRH}$ or $t_{\rm RCH}$ must be satisfied for a Read Cycle to occur. - 11. t<sub>OFF</sub> and t<sub>ON</sub> define the time at which D<sub>OUT</sub> reaches an open circuit condition and are not referenced to the output voltage levels. - 12. $t_{WCS}$ , $t_{RWD}$ , $t_{AWD}$ and $t_{CWD}$ are not restrictive operating parameters. - 13. t<sub>WCS</sub> (min.) must be satisfied in an Early Write Cycle. - 14. $t_{DS}$ and $t_{DH}$ are referenced to the later occurance of $\overline{CAS}$ or $\overline{WE}$ . - 15. Access time is determined by the longer of $\rm t_{CAA},\,t_{CAC},\,or\,t_{CAP}$ - 16. $t_T$ is measured between $V_{IH}$ (min.) and $V_{IL}$ (max.). AC measurements assume $t_T = 5$ ns. - 17. An initial 200 μs pause and 8 RAS-containing cycles are required when exiting an extended period of bias without clocks. An extended period of time without clocks is defined as one that exceeds the specified Refresh Interval. ### Waveforms of Read Cycle # Waveforms of Early Write Cycle # Waveforms of Read-Modify-Write Cycle ### Waveforms of RAS-Only Refresh Cycle # Waveforms of CAS-before-RAS Refresh Cycle # Waveforms of Hidden Refresh Cycle (Read) # Waveforms of Hidden Refresh Cycle (Write) ### Waveforms of Fast Page Mode Read Cycle # Waveforms of Fast Page Mode Write Cycle ### Waveforms of Fast Page Mode Read-Modify-Write Cycle # Waveforms of Refresh Counter Test Cycle #### Functional Description The V53C256A is a CMOS dynamic RAM optimized for high data bandwidth, low power applications. It is functionally similar to a traditional dynamic RAM. The V53C256A reads and writes data by multiplexing an 18-bit address into a 9-bit row and a 9-bit column address. The row address is latched by the Row Address Strobe (RAS). The column address flows through an internal address buffer and is latched by the Column Address Strobe (CAS). Because access time is primarily dependent on a valid column address rather than the presice time that the CAS edge occurs, the delay from RAS to CAS has little effect on the access time. ### Memory Cycle A memory cycle is initiated by bringing $\overline{\text{RAS}}$ low. Any memory cycle, once initiated, must not be ended or aborted before the minimum $t_{\text{RAS}}$ time has expired. This ensures proper device operation and data integrity. A new cycle must not be initiated until the minimum precharge time $t_{\text{RP}}/t_{\text{CP}}$ has elapsed. ### Read Cycle A read cycle is performed by holding the Write Enable ( $\overline{\text{WE}}$ ) signal high during a $\overline{\text{RAS}/\text{CAS}}$ operation. The column address must be held for a minimum time specified by $t_{\text{AR}}$ . Data Out becomes valid only when $t_{\text{RAC}}$ , $t_{\text{CAA}}$ and $t_{\text{CAC}}$ are all satisfied. As a result, the access time is dependent on the timing relationships between $t_{\text{RAC}}$ , $t_{\text{CAA}}$ and $t_{\text{CAC}}$ . For example, the access time is limited by $t_{\text{CAA}}$ when $t_{\text{RAC}}$ (min.) and $t_{\text{CAC}}$ (min.) are both satisfied. #### Write Cycle A write cycle is performed by taking $\overline{WE}$ and $\overline{CAS}$ low during a $\overline{RAS}$ operation. The column address is latched by $\overline{CAS}$ . The write can be $\overline{WE}$ controlled or $\overline{CAS}$ controlled depending on whether $\overline{WE}$ or $\overline{CAS}$ falls later. Consequently, the input data must be valid at or before the falling edge of $\overline{WE}$ or $\overline{CAS}$ , whichever occurs last. In the $\overline{CAS}$ -controlled write cycle when the leading edge of $\overline{WE}$ occurs prior to the $\overline{CAS}$ low transition, the output ( $D_{OUT}$ ) pin will be in the High-Z state at the beginning of the Write function. Ending the write with $\overline{RAS}$ or $\overline{CAS}$ will maintain the output in the High-Z state. ### Refresh Cycle To retain data, 256 refresh cycles are required in each 4 ms period. There are two ways to refresh the memory: - By clocking each of the 512 row addresses (A<sub>0</sub> through A<sub>7</sub>) with RAS at least once every 4 ms. Any Read, Write, Read-Modify-Write or RAS-only cycle refreshes the addressed row. - Using a CAS-before-RAS Refresh Cycle. If CAS makes a transition from low to high to low after the previous cycle and before RAS falls, CAS-before-RAS refresh is activated. The V53C256A will use the output of an internal 8-bit counter as the source of row addresses and ignore external address inputs. CAS-before-RAS is a "refresh-only" mode and no data access or device selection is allowed. Thus, D<sub>OUT</sub> will remain in the High-Z state during the cycle. A CAS-before-RAS counter test mode is provided to ensure reliable operation of the internal refresh counter. The user can use the counter test mode to write consecutive data patterns (256 write cycles) and then verify the written data by applying 256 consecutive read cycles. In this mode, the V53C256A ignores external row/column addresses and takes the output from the internal counter instead. #### Data Retention Mode The V53C256A offers a CMOS standby mode that is entered by causing the $\overline{\rm RAS}$ clock to swing between a valid V $_{\rm IL}$ and an "extra high" V $_{\rm IH}$ within 0.2 V of V $_{\rm DD}$ . While the $\overline{\rm RAS}$ clock is at the "extra high" level, the V53C256A power consumption is reduced to the low I $_{\rm DDe}$ level. Overall I $_{\rm DD}$ consumption when operating in this mode can be calculated as follows: $$I = \frac{(t_{RC}) \times (I_{DD1}) + (t_{RX} - t_{RC}) \times (I_{DD6})}{t_{RX}}$$ Where $t_{RC}$ = Refresh Cycle Time $t_{RX}$ = Refresh Interval / 256 ### Fast Page Mode Operation Fast Page Mode operation permits all 512 columns within a selected row of the device to be randomly accessed at a high data rate. Maintaining RAS low while performing successive CAS cycles retains the row address internally and eliminates the need to reapply it for each cycle. The column address buffer acts as a transparent or flow-through latch while CAS is high. Thus, access begins at the occurance of a valid column address rather than at the falling edge of $\overline{\text{CAS}}$ , eliminating $\text{t}_{\text{ASC}}$ and $\text{t}_{\text{T}}$ from the critical timing path. $\overline{\text{CAS}}$ latches the address into the column address buffer and acts as on output enable. During Fast Page Mode operation, Read, Write, Read-Modify-Write, or Read-Write-Read cycles are possible at random addresses within a row. Following the initial entry cycle into Fast Page Mode, access is t<sub>CAA</sub> or t<sub>CAP</sub> controlled. If the column address is valid prior to the rising edge of CAS, the access time is determined by the by the CAS rising edge. If the column address is valid after the rising edge of CAS, the access is timed from the occurrance of the valid address and is specified by t<sub>CAA</sub>. In both cases, the falling edge of CAS latches the address and enables the output. Fast Page Mode provides a sustained data rate of over 19 MHz for applications that require high data rates like bit-mapped graphics or high-speed signal processing. The following equation can be used to calculate the data rate: Data Rate = $$\frac{512}{t_{RC} + 511 \times t_{PC}}$$ ### Data Output Operation The V53C256A Data Output pin $(D_{OUT})$ has a three-state capability and is controlled by $\overline{CAS}$ . When $\overline{CAS}$ is high( $\geq$ V<sub>IH</sub>), the output is in the High-Z state. Table 1 summarizes the D<sub>OUT</sub> states possible for various memory cycles. #### Power-On After application of the $\rm V_{DD}$ an initial pause of 200 $\rm \mu s$ is required followed by a minimum of 8 initialization cycles (any combination of cycles containing a RAS clock). Eight initialization cycles are required after extended periods of bias without clocks (greater than the Refresh Interval). During Power-On, the $\rm V_{DD}$ current requirement of the V53C256A is dependent on the input levels of RAS and CAS. If RAS is low during power on, the device will go into an active cycle and $\rm I_{DD}$ will exhibit current transients. It is recommended that RAS and CAS track with $\rm V_{DD}$ or be held at a valid $\rm V_{IH}$ during Power-On to avoid current surges. Table 1. Vitelic V53C256A Data Output Operation for Various Cycle Types | Cycle Type | D <sub>OUT</sub> State | |---------------------------------------------|------------------------------------| | Read Cycles | Data from Addressed<br>Memory Cell | | CAS-Controlled Write<br>Cycle (Early Write) | High-Z | | WE-Controlled Write<br>Cycle (Late Write) | Active, not valid | | Read-Modify-Write<br>Cycles | Data from Addressed<br>Memory Cell | | Fast Page Mode Read<br>Cycle | Data from Addressed<br>Memory Cell | | Fast Page Mode Write<br>Cycle (Early Write) | High-Z | | Fast Page Mode Read-<br>Modify-Write Cycle | Data from Addressed<br>Memory Cell | | RAS-only Refresh | High-Z | | CAS-before-RAS<br>Refresh Cycle | Data remains as in previous cycle | | CAS-only Cycles | High-Z |